1
0
mirror of https://aur.archlinux.org/linux-vfio.git synced 2024-12-26 04:24:09 +00:00
linux-vfio/add-acs-overrides.patch

157 lines
4.4 KiB
Diff
Raw Normal View History

2018-07-28 19:32:11 +00:00
From 087743912610c92eeff1ffbfbd2964faac969d0f Mon Sep 17 00:00:00 2001
From: Mark Weiman <mark.weiman@markzz.com>
2018-06-24 17:40:05 +00:00
Date: Sun, 24 Jun 2018 12:31:25 -0400
2018-07-28 19:32:11 +00:00
Subject: [PATCH] pci: Enable overrides for missing ACS capabilities (4.17)
2016-06-13 22:46:17 +00:00
This an updated version of Alex Williamson's patch from:
https://lkml.org/lkml/2013/5/30/513
Original commit message follows:
---
2018-07-28 19:32:11 +00:00
.../admin-guide/kernel-parameters.txt | 8 ++
drivers/pci/quirks.c | 102 ++++++++++++++++++
2017-09-29 23:11:59 +00:00
2 files changed, 110 insertions(+)
2016-06-13 22:46:17 +00:00
2017-03-10 22:29:12 +00:00
diff --git a/Documentation/admin-guide/kernel-parameters.txt b/Documentation/admin-guide/kernel-parameters.txt
2018-07-28 19:32:11 +00:00
index 533ff5c68970..353481231683 100644
2017-03-10 22:29:12 +00:00
--- a/Documentation/admin-guide/kernel-parameters.txt
+++ b/Documentation/admin-guide/kernel-parameters.txt
2018-07-28 19:32:11 +00:00
@@ -3028,6 +3028,14 @@
nomsi [MSI] If the PCI_MSI kernel config parameter is
enabled, this kernel boot option can be used to
disable the use of MSI interrupts system-wide.
2018-07-28 19:32:11 +00:00
+ pci_acs_override [PCIE] Override missing PCIe ACS support for:
+ downstream
+ All downstream ports - full ACS capabilities
2017-09-29 23:11:59 +00:00
+ multifunction
+ Add multifunction devices - multifunction ACS subset
+ id:nnnn:nnnn
2017-09-29 23:11:59 +00:00
+ Specific device - full ACS capabilities
+ Specified as vid:did (vendor/device ID) in hex
noioapicquirk [APIC] Disable all boot interrupt quirks.
Safety option to keep boot IRQs enabled. This
should never be necessary.
2016-06-13 22:46:17 +00:00
diff --git a/drivers/pci/quirks.c b/drivers/pci/quirks.c
2018-07-28 19:32:11 +00:00
index f439de848658..5c3ec5e04349 100644
2016-06-13 22:46:17 +00:00
--- a/drivers/pci/quirks.c
+++ b/drivers/pci/quirks.c
2018-07-28 19:32:11 +00:00
@@ -186,6 +186,106 @@ static int __init pci_apply_final_quirks(void)
}
2016-06-13 22:46:17 +00:00
fs_initcall_sync(pci_apply_final_quirks);
+static bool acs_on_downstream;
+static bool acs_on_multifunction;
+
+#define NUM_ACS_IDS 16
+struct acs_on_id {
+ unsigned short vendor;
+ unsigned short device;
+};
+static struct acs_on_id acs_on_ids[NUM_ACS_IDS];
+static u8 max_acs_id;
+
+static __init int pcie_acs_override_setup(char *p)
+{
+ if (!p)
+ return -EINVAL;
+
+ while (*p) {
+ if (!strncmp(p, "downstream", 10))
+ acs_on_downstream = true;
+ if (!strncmp(p, "multifunction", 13))
+ acs_on_multifunction = true;
+ if (!strncmp(p, "id:", 3)) {
+ char opt[5];
+ int ret;
+ long val;
+
+ if (max_acs_id >= NUM_ACS_IDS - 1) {
+ pr_warn("Out of PCIe ACS override slots (%d)\n",
+ NUM_ACS_IDS);
2016-06-13 22:46:17 +00:00
+ goto next;
+ }
+
+ p += 3;
+ snprintf(opt, 5, "%s", p);
+ ret = kstrtol(opt, 16, &val);
+ if (ret) {
+ pr_warn("PCIe ACS ID parse error %d\n", ret);
+ goto next;
+ }
+ acs_on_ids[max_acs_id].vendor = val;
2017-09-29 23:11:59 +00:00
+ p += strcspn(p, ":");
2017-11-27 02:49:17 +00:00
+ if (*p != ':') {
2017-09-29 23:11:59 +00:00
+ pr_warn("PCIe ACS invalid ID\n");
+ goto next;
2016-06-13 22:46:17 +00:00
+ }
+
+ p++;
+ snprintf(opt, 5, "%s", p);
+ ret = kstrtol(opt, 16, &val);
+ if (ret) {
+ pr_warn("PCIe ACS ID parse error %d\n", ret);
+ goto next;
+ }
+ acs_on_ids[max_acs_id].device = val;
+ max_acs_id++;
+ }
+next:
+ p += strcspn(p, ",");
+ if (*p == ',')
+ p++;
+ }
+
+ if (acs_on_downstream || acs_on_multifunction || max_acs_id)
+ pr_warn("Warning: PCIe ACS overrides enabled; This may allow non-IOMMU protected peer-to-peer DMA\n");
+
+ return 0;
+}
+early_param("pcie_acs_override", pcie_acs_override_setup);
+
+static int pcie_acs_overrides(struct pci_dev *dev, u16 acs_flags)
+{
+ int i;
+
+ /* Never override ACS for legacy devices or devices with ACS caps */
+ if (!pci_is_pcie(dev) ||
+ pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS))
+ return -ENOTTY;
2016-06-13 22:46:17 +00:00
+
+ for (i = 0; i < max_acs_id; i++)
+ if (acs_on_ids[i].vendor == dev->vendor &&
+ acs_on_ids[i].device == dev->device)
+ return 1;
2016-06-13 22:46:17 +00:00
+
2017-09-29 23:11:59 +00:00
+switch (pci_pcie_type(dev)) {
2016-06-13 22:46:17 +00:00
+ case PCI_EXP_TYPE_DOWNSTREAM:
+ case PCI_EXP_TYPE_ROOT_PORT:
+ if (acs_on_downstream)
+ return 1;
+ break;
+ case PCI_EXP_TYPE_ENDPOINT:
+ case PCI_EXP_TYPE_UPSTREAM:
+ case PCI_EXP_TYPE_LEG_END:
+ case PCI_EXP_TYPE_RC_END:
+ if (acs_on_multifunction && dev->multifunction)
+ return 1;
+ }
+
+ return -ENOTTY;
+}
2017-03-10 22:29:12 +00:00
+
2016-06-13 22:46:17 +00:00
/*
2018-07-28 19:32:11 +00:00
* Decoding should be disabled for a PCI device during BAR sizing to avoid
* conflict. But doing so may cause problems on host bridge and perhaps other
@@ -4395,6 +4495,8 @@ static const struct pci_dev_acs_enabled {
{ PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
{ PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
{ PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
+ /* allow acs for any */
+ { PCI_ANY_ID, PCI_ANY_ID, pcie_acs_overrides },
{ 0 }
};
2016-06-13 22:46:17 +00:00
--
2018-07-28 19:32:11 +00:00
2.18.0
2016-06-13 22:46:17 +00:00