1
0
mirror of https://aur.archlinux.org/linux-vfio.git synced 2024-12-27 09:54:10 +00:00
linux-vfio/i915-vga-arbiter.patch

195 lines
7.7 KiB
Diff
Raw Normal View History

2017-07-30 02:53:43 +00:00
From 5c6cb47c8c0fc681c215042b71d7e21814f7f5f5 Mon Sep 17 00:00:00 2001
From: Mark Weiman <mark.weiman@markzz.com>
2017-07-30 02:53:43 +00:00
Date: Sat, 29 Jul 2017 11:53:40 -0400
Subject: [PATCH] i915: Add module option to support VGA arbiter on HD devices
2017-07-30 02:53:43 +00:00
(4.12+)
2016-06-13 22:43:18 +00:00
2017-07-30 02:53:43 +00:00
This is an updated version of Alex Williamson's patch from:
https://lkml.org/lkml/2014/5/9/517
I don't have i915 graphics, so this is completely untested.
Original commit message follows:
---
Commit 81b5c7bc found that the current VGA arbiter support in i915
only works for ancient GMCH-based IGD devices and attempted to update
support for newer HD devices. Unfortunately newer devices cannot
completely opt-out of VGA arbitration like the old devices could.
The VGA I/O space cannot be disabled internally. The only way to
route VGA I/O elsewhere is by disabling I/O at the device PCI command
register. This means that with commit 81b5c7bc and multiple VGA
adapters, the VGA arbiter will report that multiple VGA devices are
participating in arbitration, Xorg will notice this and disable DRI.
Therefore, 81b5c7bc was reverted because DRI is more important than
being correct.
There is however an actual need for i915 to correctly participate in
VGA arbitration; VGA device assignment. If we want to use VFIO to
assign a VGA device to a virtual machine, we need to be able to
access the VGA resources of that device. By adding an i915 module
option we can allow i915 to continue with its charade by default, but
also allow an easy path for users who require working VGA arbitration.
Hopefully Xorg can someday be taught to behave better with multiple
VGA devices.
This also rolls in reverted commit 6e1b4fda, which corrected an
ordering issue with 81b5c7bc by delaying the disabling of VGA memory
until after vgacon->fbcon handoff.
2016-06-13 22:43:18 +00:00
---
drivers/gpu/drm/i915/i915_drv.c | 22 +++++++++++++++++++---
2016-06-13 22:43:18 +00:00
drivers/gpu/drm/i915/i915_params.c | 5 +++++
drivers/gpu/drm/i915/i915_params.h | 1 +
2017-03-10 22:29:12 +00:00
drivers/gpu/drm/i915/intel_display.c | 34 ++++++++++++++++++++++++++++++++++
drivers/gpu/drm/i915/intel_drv.h | 1 +
2017-03-10 22:29:12 +00:00
5 files changed, 60 insertions(+), 3 deletions(-)
2016-06-13 22:43:18 +00:00
diff --git a/drivers/gpu/drm/i915/i915_drv.c b/drivers/gpu/drm/i915/i915_drv.c
2017-07-30 02:53:43 +00:00
index 6ac8d37e7ab8..7d77b2b9f8c3 100644
--- a/drivers/gpu/drm/i915/i915_drv.c
+++ b/drivers/gpu/drm/i915/i915_drv.c
2017-07-30 02:53:43 +00:00
@@ -576,10 +576,20 @@ static int i915_load_modeset_init(struct drm_device *dev)
2016-06-13 22:43:18 +00:00
* If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
* then we do not take part in VGA arbitration and the
* vga_client_register() fails with -ENODEV.
2017-06-23 03:51:45 +00:00
+ *
+ * NB. The set_decode callback here actually works on GMCH
2016-06-13 22:43:18 +00:00
+ * devices, on newer HD devices we can only disable VGA MMIO space.
+ * Disabling VGA I/O space requires disabling I/O in the PCI command
+ * register. Nonetheless, we like to pretend that we participate in
+ * VGA arbitration and can dynamically disable VGA I/O space because
+ * this makes X happy, even though it's a complete lie.
*/
2017-06-23 03:51:45 +00:00
- ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
2016-06-13 22:43:18 +00:00
- if (ret && ret != -ENODEV)
- goto out;
2017-03-10 22:29:12 +00:00
+ if (!i915.enable_hd_vgaarb || !HAS_PCH_SPLIT(dev_priv)) {
+ ret = vga_client_register(pdev, dev, NULL,
2016-06-13 22:43:18 +00:00
+ i915_vga_set_decode);
+ if (ret && ret != -ENODEV)
+ goto out;
+ }
intel_register_dsm_handler();
2017-07-30 02:53:43 +00:00
@@ -621,6 +631,12 @@ static int i915_load_modeset_init(struct drm_device *dev)
2016-06-13 22:43:18 +00:00
if (ret)
goto cleanup_gem;
+ /*
+ * Must do this after fbcon init so that
+ * vgacon_save_screen() works during the handover.
+ */
2017-03-10 22:29:12 +00:00
+ i915_disable_vga_mem(dev_priv);
2016-06-13 22:43:18 +00:00
+
/* Only enable hotplug handling once the fbdev is fully set up. */
intel_hpd_init(dev_priv);
diff --git a/drivers/gpu/drm/i915/i915_params.c b/drivers/gpu/drm/i915/i915_params.c
2017-07-30 02:53:43 +00:00
index b6a7e363d076..5883c1f98e2d 100644
2016-06-13 22:43:18 +00:00
--- a/drivers/gpu/drm/i915/i915_params.c
+++ b/drivers/gpu/drm/i915/i915_params.c
2017-03-10 22:29:12 +00:00
@@ -51,6 +51,7 @@ struct i915_params i915 __read_mostly = {
2016-06-13 22:43:18 +00:00
.invert_brightness = 0,
.disable_display = 0,
2017-06-23 03:51:45 +00:00
.enable_cmd_parser = true,
2016-06-13 22:43:18 +00:00
+ .enable_hd_vgaarb = false,
.use_mmio_flip = 0,
.mmio_debug = 0,
.verbose_state_checks = 1,
2017-07-30 02:53:43 +00:00
@@ -194,6 +195,10 @@ module_param_named_unsafe(enable_cmd_parser, i915.enable_cmd_parser, bool, 0400)
2016-06-13 22:43:18 +00:00
MODULE_PARM_DESC(enable_cmd_parser,
2017-06-23 03:51:45 +00:00
"Enable command parsing (true=enabled [default], false=disabled)");
2016-06-13 22:43:18 +00:00
+module_param_named(enable_hd_vgaarb, i915.enable_hd_vgaarb, bool, 0444);
+MODULE_PARM_DESC(enable_hd_vgaarb,
+ "Enable support for VGA arbitration on Intel HD IGD. (default: false)");
+
module_param_named_unsafe(use_mmio_flip, i915.use_mmio_flip, int, 0600);
MODULE_PARM_DESC(use_mmio_flip,
"use MMIO flips (-1=never, 0=driver discretion [default], 1=always)");
diff --git a/drivers/gpu/drm/i915/i915_params.h b/drivers/gpu/drm/i915/i915_params.h
2017-07-30 02:53:43 +00:00
index 34148cc8637c..edc38206d360 100644
2016-06-13 22:43:18 +00:00
--- a/drivers/gpu/drm/i915/i915_params.h
+++ b/drivers/gpu/drm/i915/i915_params.h
2017-07-30 02:53:43 +00:00
@@ -63,6 +63,7 @@
func(bool, reset); \
func(bool, error_capture); \
func(bool, disable_display); \
+ func(bool, enable_hd_vgaarb); \
func(bool, verbose_state_checks); \
func(bool, nuclear_pageflip); \
func(bool, enable_dp_mst); \
2016-06-13 22:43:18 +00:00
diff --git a/drivers/gpu/drm/i915/intel_display.c b/drivers/gpu/drm/i915/intel_display.c
2017-07-30 02:53:43 +00:00
index 9106ea32b048..6e9ef6a760dc 100644
2016-06-13 22:43:18 +00:00
--- a/drivers/gpu/drm/i915/intel_display.c
+++ b/drivers/gpu/drm/i915/intel_display.c
2017-07-30 02:53:43 +00:00
@@ -14839,6 +14839,37 @@ static void i915_disable_vga(struct drm_i915_private *dev_priv)
2016-06-13 22:43:18 +00:00
POSTING_READ(vga_reg);
}
2017-03-10 22:29:12 +00:00
+static void i915_enable_vga_mem(struct drm_i915_private *dev_priv)
2016-06-13 22:43:18 +00:00
+{
2017-03-10 22:29:12 +00:00
+ struct pci_dev *pdev = dev_priv->drm.pdev;
+
2016-06-13 22:43:18 +00:00
+ /* Enable VGA memory on Intel HD */
2017-03-10 22:29:12 +00:00
+ if (i915.enable_hd_vgaarb && HAS_PCH_SPLIT(dev_priv)) {
+ vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
2016-06-13 22:43:18 +00:00
+ outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
2017-03-10 22:29:12 +00:00
+ vga_set_legacy_decoding(pdev, VGA_RSRC_LEGACY_IO |
2016-06-13 22:43:18 +00:00
+ VGA_RSRC_LEGACY_MEM |
+ VGA_RSRC_NORMAL_IO |
+ VGA_RSRC_NORMAL_MEM);
2017-03-10 22:29:12 +00:00
+ vga_put(pdev, VGA_RSRC_LEGACY_IO);
2016-06-13 22:43:18 +00:00
+ }
+}
+
2017-03-10 22:29:12 +00:00
+void i915_disable_vga_mem(struct drm_i915_private *dev_priv)
2016-06-13 22:43:18 +00:00
+{
2017-03-10 22:29:12 +00:00
+ struct pci_dev *pdev = dev_priv->drm.pdev;
+
2016-06-13 22:43:18 +00:00
+ /* Disable VGA memory on Intel HD */
2017-03-10 22:29:12 +00:00
+ if (i915.enable_hd_vgaarb && HAS_PCH_SPLIT(dev_priv)) {
+ vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
2016-06-13 22:43:18 +00:00
+ outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
2017-03-10 22:29:12 +00:00
+ vga_set_legacy_decoding(pdev, VGA_RSRC_LEGACY_IO |
2016-06-13 22:43:18 +00:00
+ VGA_RSRC_NORMAL_IO |
+ VGA_RSRC_NORMAL_MEM);
2017-03-10 22:29:12 +00:00
+ vga_put(pdev, VGA_RSRC_LEGACY_IO);
2016-06-13 22:43:18 +00:00
+ }
+}
+
void intel_modeset_init_hw(struct drm_device *dev)
{
struct drm_i915_private *dev_priv = to_i915(dev);
2017-07-30 02:53:43 +00:00
@@ -15291,6 +15322,7 @@ void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
2016-06-13 22:43:18 +00:00
if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
2017-03-10 22:29:12 +00:00
i915_disable_vga(dev_priv);
+ i915_disable_vga_mem(dev_priv);
2016-06-13 22:43:18 +00:00
}
}
2017-07-30 02:53:43 +00:00
@@ -15648,6 +15680,8 @@ void intel_modeset_cleanup(struct drm_device *dev)
{
struct drm_i915_private *dev_priv = to_i915(dev);
2016-06-13 22:43:18 +00:00
2017-03-10 22:29:12 +00:00
+ i915_enable_vga_mem(dev_priv);
2016-06-13 22:43:18 +00:00
+
2017-03-10 22:29:12 +00:00
flush_work(&dev_priv->atomic_helper.free_work);
WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
2016-06-13 22:43:18 +00:00
diff --git a/drivers/gpu/drm/i915/intel_drv.h b/drivers/gpu/drm/i915/intel_drv.h
2017-07-30 02:53:43 +00:00
index f630c7af5020..60b2b2036d3e 100644
2016-06-13 22:43:18 +00:00
--- a/drivers/gpu/drm/i915/intel_drv.h
+++ b/drivers/gpu/drm/i915/intel_drv.h
2017-07-30 02:53:43 +00:00
@@ -1290,6 +1290,7 @@ int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
2017-02-10 16:08:50 +00:00
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
extern const struct drm_plane_funcs intel_plane_funcs;
2017-03-10 22:29:12 +00:00
+extern void i915_disable_vga_mem(struct drm_i915_private *dev_priv);
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
2017-02-10 16:08:50 +00:00
unsigned int intel_fb_xy_to_linear(int x, int y,
const struct intel_plane_state *state,
2016-06-13 22:43:18 +00:00
--
2017-07-30 02:53:43 +00:00
2.13.3
2016-06-13 22:43:18 +00:00